Part Number Hot Search : 
LA5587 UMD008A KA8328D M242A OMR7905 BAV16 016M48RL HAL880
Product Description
Full Text Search
 

To Download HY62V8400ALLG-E Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 HY62V8400A Series
512Kx8bit CMOS SRAM
Document Title
512K x8 bit 3.3V Low Power CMOS slow SRAM
Revision History
Revision No 03 History Revision History Insert Revised - Improved standby current Isb1 : 30uA ae 0uA 2 Revised - Change Iccdr Value : 15uA => 20uA Marking Information Add Revised - E.T (-25~85C), I.T (-40~85C) Part Insert - AC Test Condition Add : 5pF Test Load - VIH max : Vcc + 0.2V => Vcc + 0.3V - VIL min : - 0.2V => - 0.3V Changed Logo - HYUNDAI -> hynix - Marking Information Change Draft Date Jul.06.2000 Remark Final
04 05
Aug.04.2000 Dec.04.2000
Final Final
06
Apr.30.2001
Final
This document is a general product description and is subject to change without notice. Hynix Electronics does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev 06 / Apr. 2001 Hynix Semiconductor
HY62V8400A Series
DESCRIPTION
The HY62V8400A is a high-speed, low power and 4M bits CMOS SRAM organized as 512K words by 8 bits. The HY62V8400A uses Hynix's high performance twin tub CMOS process technology and was designed for high-speed and low power circuit technology. It is particularly well suited for use in high-density and low power system applications. This device has a data retention mode that guarantees data to remain valid at the minimum power supply voltage of 2.0V. Product Voltage Speed No. (V) (ns) HY62V8400A 3.0~3.6 70/85/100 HY62V8400A-E 3.0~3.6 70/85/100 HY62V8400A-I 3.0~3.6 70/85/100 Note 1. Current value is max.
FEATURES
* * * * Fully static operation and Tri-state outputs TTL compatible inputs and outputs Low power consumption Battery backup(LL-part) -. 2.0V(min) data retention * Standard pin configuration -. 32pin 525mil SOP -. 32pin 400mil TSOP-II (Standard and Reversed) Standby Current(uA) LL 20 30 30 Temperature (C) 0~70 -25~70 -40~70
Operation Current/Icc(mA) 5 5 5
PIN CONNECTION
A18 A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O1 I/O2 I/O3 Vss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 Vcc A15 A17 /WE A13 A8 A9 A11 /OE A10 /CS I/O8 I/O7 I/O6 I/O5 I/O4 A18 A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O1 I/O2 I/O3 Vss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 Vcc A15 A17 /WE A13 A8 A9 A11 /OE A10 /CS I/O8 I/O7 I/O6 I/O5 I/O4 Vcc A15 A17 /WE A13 A8 A9 A11 /OE A10 /CS I/O8 I/O7 I/O6 I/O5 I/O4 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 A18 A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O1 I/O2 I/O3 Vss
SOP
TSOP-II(Standard)
TSOP-II(Reversed)
PIN DESCRIPTION
Pin Name /CS /WE /OE A0 ~ A18 I/O1 ~ I/O8 Vcc Vss Pin Function Chip Select Write Enable Output Enable Address Input Data Input/Output Power(3.0~3.6V) Ground
A0
BLOCK DIAGRAM
ROW DECODER I/O1 SENSE AMP
ADD INPUT BUFFER
COLUMN DECODER
DATA I/O BUFFER
MEMORY ARRAY 512Kx 8
WRITE DRIVER
I/O8
A18 /CS /OE /WE CONTROL LOGIC
Rev 06 / Apr. 2001
2
HY62V8400A Series
ORDERING INFORMATION
Part No. HY62V8400ALLG HY62V8400ALLG-E HY62V8400ALLG-I HY62V8400ALLT2 HY62V8400ALLT2-E HY62V8400ALLT2-I HY62V8400ALLR2 HY62V8400ALLR2-E HY62V8400ALLR2-I Speed 70/85/100 70/85/100 70/85/100 70/85/100 70/85/100 70/85/100 70/85/100 70/85/100 70/85/100 Power LL-part LL-part LL-part LL-part LL-part LL-part LL-part LL-part LL-part Temp 0~70 C -25~85 C -40~85 C 0~70 C -25~85 C -40~85 C 0~70 C -25~85 C -40~85 C Package SOP SOP SOP TSOP-II (Standard) TSOP-II (Standard) TSOP-II (Standard) TSOP-II (Reversed) TSOP-II (Reversed) TSOP-II (Reversed)
ABSOLUTE MAXIMUM RATING (1)
Symbol Vcc, VIN, VOUT TA Parameter Power Supply, Input/Output Voltage Operating Temperature HY62V8400A HY62V8400A-E HY62V8400A-I Storage Temperature Power Dissipation Data Output Current Lead Soldering Temperature & Time Rating -0.5 to 4.0 0 to 70 -25 to 85 -40 to 85 -65 to 150 1.0 50 260 *10 Unit V C C C C W MA C*sec
TSTG PD IOUT TSOLDER
Note 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and the functional operation of the device under these or any other conditions above those indicated in the operation of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect reliablity.
TRUTH TABLE
/CS H L L L /WE X H H L /OE X H L X MODE Deselected Output Disabled Read Write I/O OPERATION High-Z High-Z Data Out Data In Power Standby Active Active Active
Note : 1. H=VIH, L=VIL, X=don't care (VIH or VIL)
Rev 06 / Apr. 2001
2
HY62V8400A Series
RECOMMENDED DC OPERATING CONDITION
TA = 0 E 70 ENormal)/-25C to 85C (Extended) /-40C to 85C (Industrial), unless otherwise specified. to ( Symbol Parameter Min. Typ. Max. Unit Vcc Supply Voltage 3.0 3.3 3.6 V Vss Ground 0 0 0 V VIH Input High Voltage 2.2 Vcc+0.3 V VIL Input Low Voltage -0.3(1) 0.4 V Note : 1. VIL = -1.5V for pulse width less than 30ns and not 100% tested.
DC ELECTRICAL CHARACTERISTICS
TA = 0 E 70 ENormal)/-25C to 85C (Extended) /-40C to 85C (Industrial), unless otherwise specified. to ( Symbol Parameter Test Condition Min Typ Max Unit ILI Input Leakage Current Vss < VIN < Vcc -1 1 uA ILO Output Leakage Current Vss < VOUT < Vcc, /CS = VIH or -1 1 uA /OE = VIH or /WE = VIL Icc Operating Power Supply /CS = VIL, 5 mA Current VIN = VIH or VIL, II/O = 0mA 40 mA ICC1 Average Operating Current /CS = VIL Min Duty Cycle = 100%, VIN = VIH or VIL, II/O = 0mA ISB TTL Standby Current /CS = VIH , 0.5 mA (TTL Input) VIN = VIH or VIL Standby Current ISB1 /CS > Vcc - 0.2V, LL 20 uA (CMOS Input) VIN > Vcc - 0.2V or LL-E/I 30 uA VIN < Vss + 0.2V VOL Output Low Voltage IOL = 2.1mA 0.4 V VOH Output High Voltage IOH = -1mA 2.2 V Note : Typical values are at Vcc = 3.3V, TA = 25C
CAPACITANCE
Temp = 25C, f= 1.0MHz Symbol Parameter CIN Input Capacitance COUT Output Capacitance Condition VIN = 0V VI/O = 0V Max. 6 8 Unit pF pF
Note : This parameter is sampled and not 100% tested
Rev 06 / Apr. 2001
3
HY62V8400A Series
AC CHARACTERISTICS
TA = 0 E 70 ENormal)/-25C to 85C (Extended) /-40C to 85C (Industrial), unless otherwise specified. to ( 70ns 85ns 100ns # Symbol Parameter Unit Min. Max. Min. Max. Min Max. READ CYCLE 1 tRC Read Cycle Time 70 85 100 ns 2 tAA Address Access Time 70 85 100 ns 3 tACS Chip Select Access Time 70 85 100 ns 4 tOE Output Enable to Output Valid 40 45 50 ns 5 tCLZ Chip Select to Output in Low Z 10 10 10 ns 6 tOLZ Output Enable to Output in Low Z 5 5 5 ns 7 tCHZ Chip Deselecting to Output in High Z 0 25 0 30 0 30 ns 8 tOHZ Out Disable to Output in High Z 0 25 0 30 0 30 ns 9 tOH Output Hold from Address Change 15 15 15 ns WRITE CYCLE 10 tWC Write Cycle Time 70 85 100 ns 11 tCW Chip Selection to End of Write 60 70 80 ns 12 tAW Address Valid to End of Write 60 70 80 ns 13 tAS Address Set-up Time 0 0 0 ns 14 tWP Write Pulse Width 50 60 70 ns 15 tWR Write Recovery Time 0 0 0 ns 16 tWHZ Write to Output in High Z 0 25 0 30 0 30 ns 17 tDW Data to Write Time Overlap 30 35 40 ns 18 tDH Data Hold from Write Time 0 0 0 ns 19 tOW Output Active from End of Write 5 5 5 ns
AC TEST CONDITIONS
TA = 0 E 70 ENormal)/-25C to 85C (Extended) /-40C to 85C (Industrial), unless otherwise specified. to ( Parameter Value Input Pulse Level 0.4V to 2.2V Input Rise and Fall Time 5ns Input and Output Timing Reference Level 1.5V Output Load tCLZ,tOLZ,tCHZ,tOHZ,tWHZ CL = 5pF + 1TTL Load Others CL = 100pF + 1TTL Load
AC TEST LOADS
TTL
CL(1)
Note 1. Including jig and scope capacitance
Rev 06 / Apr. 2001
4
HY62V8400A Series
TIMING DIAGRAM
READ CYCLE 1(Note 1,4)
tRC ADDR tAA tACS /CS tCHZ(3) tOE tOLZ(3) Data Out High-Z tCLZ(3) Data Valid tOH
/OE
tOHZ(3)
READ CYCLE 2(Note 1,2,4)
tRC ADDR tAA tOH Data Out Previous Data Data Valid tOH
READ CYCLE 3(Note 1,2,4)
/CS
tACS tCLZ(3) Data Out Data Valid tCHZ(3)
Notes: 1. A read occurs during the overlap of a low /OE, a high /WE, and a low /CS. 2. /OE = VIL 3. Transition is measured + 200mV from steady state voltage. This parameter is sampled and not 100% tested. 4. /CS in high for the standby, low for active
Rev 06 / Apr. 2001
5
HY62V8400A Series
WRITE CYCLE 1(1,4,5,8) (/WE Controlled)
tWC ADDR tWR(2) tCW /CS tAW
/WE tAS Data In High-Z tWHZ(3,7) Data Out
tWP
tDW Data Valid
tDH
tOW
(5)
(6)
WRITE CYCLE 2 (Note 1,4,5,8) (/CS Controlled)
tWC ADDR tAS /CS tAW tCW tWR(2)
tWP /WE tDW Data In High-Z Data Valid tDH
Data Out
High-Z
Rev 06 / Apr. 2001
6
HY62V8400A Series
Notes: 1. A write occurs during the overlap of a low /WE and a low /CS. 2. tWR is measured from the earlier of /CS or /WE going high to the end of write cycle. 3. During this period, I/O pins are in the output state so that the input signals of opposite phase to the output must not be applied. 4. If the /CS low transition occur simultaneously with the /WE low transition or after the /WE transition, outputs remain in a high impedance state. 5. Q(data out) is the same phase with the write data of this write cycle. 6. Q(data out) is the read data of the next address. 7. Transition is measured + 200mV from steady state. This parameter is sampled and not 100% tested. 8. /CS in high for the standby, low for active
DATA RETENTION ELECTRIC CHARATERISTIC
TA = 0 E 70 ENormal)/-25C to 85C (Extended) /-40C to 85C (Industrial), unless otherwise specified. to ( Symbol Parameter Test Condition Min Typ Max Unit VDR Vcc for Data Retention /CS > Vcc - 0.2V, 2.0 V VIN > Vcc - 0.2V or VIN < Vss + 0.2V ICCDR Data Retention Current Vcc = 3.0V, /CS >Vcc - 0.2V, LL 20 uA VIN>Vcc-0.2V or LL-E 30 uA VINDATA RETENTION TIMING DIAGRAM
VCC 3.0V tCDR DATA RETENTION MODE tR
2.2V VDR /CS > VCC-0.2V /CS VSS
Rev 06 / Apr. 2001
7
HY62V8400A Series
PACKAGE INFORMATION
32pin 400mil Thin Small Outline Package Standard(T2)
0.404(10.2620) 0.396(10.0580() 0.470(11.9380) 0.462(11.7350)
UNIT : INCH(mm)
MAX. MIN.
0.829(21.0570) 0.822(20.8790) BASE PLANE GAGE PLANE 0-5 0.0235(0.5970) 0.050BSC (1.2700) 0.047(1.1940) 0.039(0.9910) 0.017(0.4500) 0.012(0.3050) SEATING PLANE 0.0059(0.1500) 0.0020(0.0500) 0.0160(0.4060) 0.0083(0.2100) 0.0047(0.1200)
32pin 400mil Thin Small Outline Package Reversed(R2)
0.404(10.2620) 0.396(10.0580) 0.470(11.9380) 0.462(11.7350)
UNIT : INCH(mm)
MAX. MIN.
0.829(21.0570) 0.822(20.8790) BASE PLANE GAGE PLANE 0-5 0.0235(0.5970) 0.050 BSC (1.2700) 0.047(1.1940) 0.039(0.9910) 0.017(0.4500) 0.012(0.3050) SEATING PLANE 0.0059(0.1500) 0.0020(0.0500) 0.0160(0.4060) 0.0083(0.2100) 0.0047(0.1200)
Rev 06 / Apr. 2001
8
HY62V8400A Series
32pin 525mil Small Outline Package(G)
UNIT : INCH(mm)
0.810(20.574) 0.804(20.422)
0.444(11.278) 0.438(11.125) 0.564(14.326) 0.546(13.868)
0.109(2.769) 0.099(2.515) 0.011(0.279) 0.004(0.102) 0.050(1.27)BSC 0.020(0.508) 0.014(0.356) 0 deg 8 deg 0.0425(1.080) 0.0235(0.597)
0.0125(0.318) 0.0061(0.155)
Rev 06 / Apr. 2001
9
HY62V8400A Series
MARKING INFORMATION
Package
h y Y y n 6 w i 2 w
Marking Example
x V p 8 4 0 0 c A c G s s t K O R E A
SOP
H y
h
y Y y
n 6 w
i 2 w
x V p 8 4 0 c 0 c A T
K
O
R
E
A
TSOP-II
H y
2
-
s
s
t
Index
* hynix * KOREA * HY62V8400A * yy * ww *p * cc : hynix Logo : Origin Country : Part Name : Year ( ex : 00 = year 2000, 01 = year 2001 ) : Work Week ( ex : 12 = ww12 ) : Process Code : Power Consumption -L : Low Power - LL : Low Low Power : Package Type -G : SOP - T2 : TSOP-II : Speed - 70 : 70ns - 85 : 85ns : Temperature - Blank : Commercial ( 0 ~ 70 C ) -E : Extended ( -25 ~ 85 C ) -I : Industrial ( -40 ~ 85 C ) : Fixed Item : Non-fixed Item (Except hynix)
* G / T2
* ss
*t
Note - Capital Letter - Small Letter
Rev 06 / Apr. 2001
10


▲Up To Search▲   

 
Price & Availability of HY62V8400ALLG-E

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X